### RAJEEV GANDHI MEMORIAL COLLEGE OF ENGINEERING & TECHNOLOGY AUTONOMOUS

### **ELECTRONICS AND COMMUNICATION ENGINEERING**

Affiliated to JNTU-Anantapur, Approved by AICTE-New Delhi, Accredited by NBA-New Delhi, Accredited by NAAC of UGC with A-Grade NANDYAL-518 501, KURNOOL Dist., A.P.

### SCHOOL OF ELECTRONICS AND COMMUNICATION ENGINEERING

### **EMBEDDED SYSTEMS**



# ACADEMIC REGULATIONS, COURSE STRUCTURE AND SYLLABI

APPLICABLE FOR STUDENTS ADMITTED INTO

M.TECH (REGULAR) FROM 2012-13

### RAJEEV GANDHI MEMORIAL COLLEGE OF ENGINEERING AND TECHNOLOGY, NANDYAL-518501, KURNOOL (DIST), A.P., INDIA

### **AUTONOMOUS INSTITUTE**

(Affiliated to J.N.T.U.A, Anantapur)

### ACADEMIC REGULATIONS, COURSE STRUCTURE AND DETAILED SYLLABI M.Tech (Regular) from 2012-13

For pursuing Two year Master (post graduate) Degree of study in Engineering (M.Tech), offered by Rajeev Gandhi Memorial College of Engineering and Technology, Nandyal - 518501 under Autonomous status and herein referred to as RGMCET (Autonomous):

All the rules specified herein approved by the Academic Council will be in force and applicable to students admitted from the Academic Year 2012-13 onwards. Any reference to "Institute" or "College" in these rules and regulations shall stand for Rajeev Gandhi Memorial College of Engineering and Technology (Autonomous).

All the rules and regulations, specified here after shall be read as a whole for the purpose of interpretation as and when a doubt arises, the interpretation of the Chairman, Academic Council is final. As per the requirements of statutory bodies, the Principal, Rajeev Gandhi Memorial College of Engineering and Technology shall be the Chairman, Academic Council.

ACADEMIC REGULATIONS 2012 FOR M.TECH (REGULAR)

(Effective for the students admitted into first year from the Academic Year 2012-2013)

THE M.TECH DEGREE OF JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY, ANANTAPUR, SHALL BE CONFERRED ON CANDIDATES WHO ARE ADMITTED TO THE M.TECH PROGRAM AT RGMCET, NANDYAL AND THEY SHALL FULFIL ALL THE REQUIREMENTS FOR THE AWARD OF THE DEGREE.

### **1.0** Eligibility for Admissions:

Admission to the above program shall be made subject to the eligibility, qualifications and specialization prescribed by Andhra Pradesh State Council of Higher Education (APSCHE) from time to time.

Admissions shall be made on the basis of merit rank obtained in GATE examination or PGCET conducted by any University of Andhra Pradesh designated by Govt. of A.P., or on the basis of any other order of merit prescribed by APSCHE, subject to the reservations prescribed by the Government of A.P. from time to time.

### 2.0 Award of M.Tech Degree:

- 2.1 The student shall be declared eligible for the award of the M.Tech degree, if he/she pursues a course of study and completes it successfully for not less than prescribed course work duration and not more than double the prescribed course work duration.
- 2.2 The student, who fails to fulfil all the academic requirements for the award of the degree within double the course work duration from the year of his admission, shall forfeit his seat in M.Tech course.
- 2.3 The minimum clear instruction days for each semester shall be 95.

### 3.0 Courses of Study:

The following specializations are offered at present for the M.Tech course of study.

- 1. Computer Science(CSE)
- 2. Digital Systems and Computer Electronics(ECE)
- 3. Embedded Systems(ECE)
- 4. Machine Design(Mechanical)
- 5. Power Electronics(EEE)
- 6. Software Engineering(IT)

and any other course as approved by the appropriate authorities from time to time.

### 4.0 Course pattern:

- 4.1 The entire course of study is of four semesters. During the first and second semesters the student has to undergo course work and during the third and fourth semesters the student has to carry out project work.
- 4.2 The student shall be eligible to appear for the End Examination in a subject, but absent at it or has failed in the End Examination may appear for that subject at the supplementary examination.

**Table 1: Credits** 

|                          | Semester          |         |                |                |  |  |  |
|--------------------------|-------------------|---------|----------------|----------------|--|--|--|
|                          | Periods /<br>Week | Credits | Internal marks | External marks |  |  |  |
| Theory                   | 04                | 04      | 40             | 60             |  |  |  |
| Practical                | 03                | 02      | 40             | 60             |  |  |  |
| Seminar                  |                   | 02      | 100            |                |  |  |  |
| Comprehensive Viva-voce1 |                   | 02      |                | 50             |  |  |  |
| Comprehensive Viva-voce2 |                   | 02      |                | 50             |  |  |  |
| Project                  |                   | 12      |                |                |  |  |  |

Table: 2 Course pattern

| Table:2 Course pattern |                |                                   |                            |    |  |  |  |
|------------------------|----------------|-----------------------------------|----------------------------|----|--|--|--|
| Semester               | No.of Subjects | Number of Labs                    | Total credits              |    |  |  |  |
| First                  | 06             | 02<br>Comprehensive Viva1         | 6X4=24<br>2X2=04<br>1X2=02 | 30 |  |  |  |
| Second                 | 06             | 02<br>Comprehensive Viva2         | 6X4=24<br>2X2=04<br>1X2=02 | 30 |  |  |  |
| Third                  |                | Seminar(3 <sup>rd</sup> semester) |                            | 02 |  |  |  |
| Fourth                 |                | Project Work                      |                            | 12 |  |  |  |
| Total credits          |                |                                   |                            |    |  |  |  |

### 5.0 Attendance:

- 5.1 The candidate shall be deemed to have eligibility to write end semester examinations if he has secured a minimum of 75% of attendance in aggregate of all the subjects.
- 5.2 Condonation of shortage of attendance up to 10% i.e. 65% and above and below 75% may be given by the College academic committee consisting of Principal, Head of the Department and a senior faculty member.
- 5.3 Condonation of shortage of attendance shall be granted only on genuine and valid reasons on representation by the candidate with supporting evidence.
- 5.4 Shortage of attendance below 65% shall in no case be condoned.
- 5.5 The candidate shall not be promoted to the next semester unless he fulfils the attendance requirements of the previous semester.

### 6.0 Evaluation:

The performance of the candidate in each semester shall be evaluated subject wise, with a maximum of 100 marks for Theory and 100 marks for practicals, on the basis of Internal Evaluation and End Semester Examination.

- 6.1 For the theory subjects 60 marks shall be for the External End Examination, While 40 marks shall be for Internal Evaluation, based on the better of the marks secured in the two Mid Term-Examinations held, one in the middle of the Semester (I-IV units) and another immediately After the completion of instruction (V-VIII) units with four questions to be answered out of six, evaluated for 40 marks. Each question carries 10 marks. Each midterm examination shall be conducted for duration of 120 minutes. The End Examination will have 08 questions and 5 questions are to be answered and each question carries 12 marks.
- 6.2 For practical subjects, 60 marks shall be for the End Semester Examinations and 40 marks shall be for Internal evaluation based on the day-to-day performance. End practical examinations will be conducted with two Examiners, one of them being Laboratory Class Teacher and second Examiner shall be external from other institution. For this, HOD of the Department shall submit a panel of 5 Examiners, who are eminent in that field. One from the panel will be selected by the principal of the institute as external Examiner for laboratory.
- 6.3 Student has to undergo a comprehensive viva pertaining to his specialization which carries 50 marks in each semester. He has to secure 50% marks to obtain required credits. Comprehensive viva will be held at the end of I and II semesters by the committee consisting of HOD, senior faculty member and external Examiner from outside the institute. For this, HOD of the Department shall submit a panel of 5 Examiners, who are eminent in that field. One from the panel will be selected by the principal of the institute as external Examiner for comprehensive viva.
- 6.4 For Seminar 100 marks shall be for Internal evaluation. The candidate has to secure a minimum of 50 marks to be declared successful. The assessment will be made by a board consisting of HOD and two Internal experts at the end of III semester.
- 6.5 The candidate shall be deemed to have secured the minimum academic requirement in a subject if he secures a minimum of 40% of marks in the End Examination and a

minimum aggregate of 50% of the total marks in the End Examination and Internal evaluation taken together.

In case the candidate does not secure the minimum academic requirement in any subject (as specified in 6.5.) he has to reappear for the Semester Examination either supplementary or regular in that subject, or repeat the course when next offered or do any other specified subject as may be required.

### 7.0 Re-registration for improvement of Internal marks:

Following are the conditions to avail the benefit of improvement of Internal marks.

- 7.1 The candidate should have completed the course work and obtained examinations results for I & II semesters.
- 7.2 He should have passed all the subjects for which the Internal marks secured are more than 50%.
- 7.3 Out of the subjects the candidate has failed in the examination due to Internal marks secured being less than 50%, the candidate shall be given one chance for each Theory subject and for a maximum of <a href="three">three</a> Theory subjects for Improvement of Internal marks.
- 7.4 The candidate has to re-register for the chosen subjects and fulfil the academic requirements as and when they are offered.
- 7.5 For each subject, the candidate has to pay a fee equivalent to one tenth of the semester tuition fee and the amount is to be remitted in the form of D.D. in favour of the Principal, RGMCET payable at RGMCET Nandyal branch along with the requisition through the HOD of the respective Department.
- 7.6 In case of availing the Improvement of Internal marks, the Internal marks as well as the End Examinations marks secured in the previous attempt(s) for the reregistered subjects stand cancelled.

### 8.0 Evaluation of Project / Dissertation work :

Every candidate shall be required to submit thesis or dissertation after taking up a topic approved by the Department.

- 8.1 Registration of Project work: The candidate is permitted to register for the project work after satisfying the attendance requirement of all the courses (theory and practical courses of I & II Sem)
- 8.2 An Internal Department Committee (I.D.C) consisting of HOD, Supervisor and One Internal senior expert shall monitor the progress of the project work.
- 8.3 The work on the project shall be initiated in the penultimate semester and continued in the final semester. The duration of the project is for two semesters. The candidate can submit Project thesis with the approval of I.D.C. after 36 weeks from the date of registration at the earliest. Extension of time within the total permissible limit for completing the programme is to be obtained from the Head of the Institution.
- 8.4 The student must submit status report at least in three different phases during the project work period. These reports must be approved by the I.D.C before submission of the Project Report.

- 8.5 The candidate shall be allowed to submit the thesis/dissertation only after passing in all the prescribed subjects (both theory and practical) and then take viva voce examination of the project. The viva voce examination may be conducted once in two months for all the candidates submitted during that period.
- 8.6 Three copies of the Thesis/Dissertation certified in the prescribed form by the supervisor & HOD shall be submitted to the institute.
- 8.7 The Department shall submit a panel of 5 experts for a maximum of 5 students at a time. However, the thesis/dissertation will be adjudicated by the board consists of HOD, concerned supervisor and one external Examiner from other institute nominated by the principal from a panel of Examiners submitted by the Department HOD to the Controller of Examinations.
- 8.8 If the report of the board is favourable in viva voce examination, the board shall jointly report candidates work as:
  - 1. Satisfactory
  - 2. Not satisfactory

If the report of the viva voce is not satisfactory the candidate will retake the viva voce examination after three months. If he fails to get a satisfactory report at the second viva voce examination he will not be eligible for the award of the degree unless the candidate is permitted to revise and resubmit the thesis.

### 9.0 Award of Degree and Class:

After the student has satisfied the requirements prescribed for the completion of the program and is eligible for the award of M. Tech. Degree he shall be placed in one of the following classes:

**Table 3: Award of division** 

| Class Awarded                | % of marks to be secured        |                          |
|------------------------------|---------------------------------|--------------------------|
| First Class with Distinction | 70% and above                   | From the aggregate marks |
| First Class                  | Below 70% but not less than 60% | secured from the         |
| Second Class                 | Below 60% but not less than 50% | 74 Credits.              |

(The marks in Internal evaluation and End Examination shall be shown separately in the marks memorandum)

### 10.0 Supplementary Examinations:

Apart from the regular End Examinations the institute may also schedule and conduct supplementary examinations for all subjects for the benefit of students with backlogs. Such of the students writing supplementary examinations as supplementary candidates may have to write more than one examination per day.

### 11.0 Transcripts:

After successful completion of prerequisite credits for the award of degree a Transcript containing performance of all academic years will be issued as a final record. Duplicate transcripts will also be issued if required after the payment of requisite fee and also as per norms in vogue.

### 12.0 Minimum Instruction Days:

The minimum instruction days for each semester shall be 95 clear instruction days excluding the days allotted for tests/examinations and preparation holidays declared if any.

### **13.0** Amendment of Regulations:

The college may, from time to time, revise, amend or change the regulations, scheme of examinations and syllabi. However the academic regulations of any student will be same throughout the course of study in which the student has been admitted.

### 14.0 Transfers

There shall be no branch transfers after the completion of admission process.

### **15.0** With holding of results:

If the candidate has not paid any dues to the institute or if any case of in-discipline is pending against him, the result of the candidate will be with held and he will not be allowed for the next semester. The issue of the degree is liable to be withheld in such cases.

### 16.0 Transitory Regulations:

Candidates who have discontinued or have been detained for want of attendance are eligible for admission to the same or equivalent subjects as and when subjects are offered, subject to 6.5 and 2.0

### 17.0 Rules of Discipline:

- 17.1 Any attempt by any student to influence the teachers, Examiners, faculty and staff of controller of Examination for undue favours in the exams, and bribing them either for marks or attendance will be treated as malpractice cases and the student can be debarred from the college.
- 17.2 When the student absents himself, he is treated as to have appeared and obtained zero marks in that subject(s) and grading is done accordingly.
- 17.3 When the performance of the student in any subject(s) is cancelled as a punishment for indiscipline, he is awarded zero marks in that subject(s).
- 17.4 When the student's answer book is confiscated for any kind of attempted or suspected malpractice the decision of the Examiner is final.

### 18.0 General:

- 18.1 The Academic Regulation should be read as a whole for the purpose of any interpretation.
- 18.2 In the case of any doubt or ambiguity in the interpretation of the above rules, the decision of the College Academic Council is final.
- 18.3 The Institute may change or amend the academic regulations or syllabi at any time and the changes or amendments made shall be applicable to all the students with effect from the dates notified by the Institute.
- 18.4 Where the words "he", "him", "his", occur in the regulations, they include "she", "her", "hers".

### COURSE STRUCTURE I M.TECH, I-SEMESTER

| Code     | Subject                                  | Scheme of<br>instruction<br>periods/week |           | Credits | Scheme of Examination |          |       |
|----------|------------------------------------------|------------------------------------------|-----------|---------|-----------------------|----------|-------|
|          |                                          | Theory                                   | Practical |         | Internal              | External | Total |
| D0602121 | Embedded System Concepts                 | 4                                        |           | 4       | 40                    | 60       | 100   |
| D0603121 | Advanced Computer Architecture           | 4                                        |           | 4       | 40                    | 60       | 100   |
| D5501121 | Advanced DSP and Applications            | 4                                        |           | 4       | 40                    | 60       | 100   |
| D5502121 | Micro Controllers & Interfacing          | 4                                        |           | 4       | 40                    | 60       | 100   |
| D5503121 | Fundamentals of Operating Systems        | 4                                        |           | 4       | 40                    | 60       | 100   |
|          | ELECTIVE-I                               |                                          |           |         |                       |          |       |
| D0607121 | Expert Systems                           |                                          |           |         |                       |          |       |
| D0606121 | VLSI Technology                          | 4                                        |           | 4       | 40                    | 60       | 100   |
| D5505121 | Algorithms for VLSI Design<br>Automation |                                          |           |         |                       |          |       |
| D5591121 | Micro Controllers and Interfacing Lab    |                                          | 3         | 2       | 40                    | 60       | 100   |
| D0691121 | FPGA/CPLD Lab                            |                                          | 3         | 2       | 40                    | 60       | 100   |
| D5592121 | Comprehensive Viva-I                     |                                          |           | 2       |                       | 50       | 50    |
|          | Total                                    |                                          |           | 30      | 320                   | 530      | 850   |

### I M.TECH, II-SEMESTER

| Code     | Subject                           | Scheme of instruction periods/week |           | Credits | Scheme of Examination |          |       |
|----------|-----------------------------------|------------------------------------|-----------|---------|-----------------------|----------|-------|
|          |                                   | Theory                             | Practical |         | Internal              | External | Total |
| D5514122 | Embedded System Design            | 4                                  |           | 4       | 40                    | 60       | 100   |
| D5516122 | Real Time Operating Systems       | 4                                  |           | 4       | 40                    | 60       | 100   |
| D5507122 | Hardware Software Co-design       | 4                                  |           | 4       | 40                    | 60       | 100   |
| D0613122 | Embedded 'C'                      | 4                                  |           | 4       | 40                    | 60       | 100   |
| D5508112 | CMOS Digital IC Design            | 4                                  |           | 4       | 40                    | 60       | 100   |
|          | ELECTIVE-II                       |                                    |           |         |                       |          |       |
| D0615122 | FPGA Architecture & Applications  | 4                                  |           | 4       | 40                    | 60       | 100   |
| D5509102 | Low Power VLSI Design             |                                    |           |         |                       |          |       |
| D0608121 | Network Security and Cryptography |                                    |           |         |                       |          |       |
| D0694122 | Embedded Systems Programming Lab  |                                    | 3         | 2       | 40                    | 60       | 100   |
| D5593122 | CMOS Digital IC Design Lab        |                                    | 3         | 2       | 40                    | 60       | 100   |
| D5594122 | Comprehensive Viva-II             |                                    |           | 2       |                       | 50       | 50    |
|          | Total                             | 24                                 | 6         | 30      | 320                   | 530      | 850   |

### II M.TECH, III-SEMESTER & IV-SEMESTER

| Code     | Subject                       |       | Credits | Internal | External | Total |  |
|----------|-------------------------------|-------|---------|----------|----------|-------|--|
| D5595123 | Seminar (End of III Semester) |       | 2       | 100      | -        | 100   |  |
| D5596124 | Project work                  |       | 12      | -        | -        | -     |  |
|          |                               | Total | 14      | 100      | -        | 100   |  |

M.Tech I-Sem(ES) T C 4 4

### (D0602121) EMBEDDED SYSTEM CONCEPTS (Common to DSCE & ES)

### **UNIT I**

**INTRODUCTION**: Embedded system overview, embedded hardware units, embedded software in a system, embedded system on chip (SOC), design process, classification of embedded systems.

#### **UNIT II**

**EMBEDDED COMPUTING PLATFORM**: CPU Bus, memory devices, component interfacing, networks for embedded systems, communication interfacings: RS232/UART, RS422/RS485, IEEE 488 bus.

### **UNIT III**

**SURVEY OF SOFTWARE ARCHITECTURE**: Round robin, round robin with interrupts, function queue scheduling architecture, selecting an architecture saving memory space.

#### UNIT IV

**EMBEDDED SOFTWARE DEVELOPMENT TOOLS**: Host and target machines, linkers, locations for embedded software, getting embedded software into target system, debugging technique.

#### UNIT V

**RTOS CONCEPTS**: Architecture of the kernel, interrupt service routines, semaphores, message queues, pipes.

#### UNIT VI

**INSTRUCTION SETS**: Introduction, preliminaries, ARM processor, SHARC processor.

#### **UNIT VII**

**SYSTEM DESIGN TECHNIQUES**:Design methodologies, requirement analysis, specifications, system analysis and architecture design.

### **UNIT VIII**

**DESIGN EXAMPLES**: Telephone PBX, ink jet printer, water tank monitoring system, GPRS, Personal Digital Assistants, Set Top boxes, etc.

### **TEXT BOOKS:**

- 1) Computers as a component: principles of embedded computing system design- wayne wolf,reprint 2009.
- 2) An embedded software premier: David E. Simon, 2007, 4<sup>th</sup> edition.
- 3) Embedded/real time systems-KVKK Prasad, Dreamtech press, 2005

- 1) Embedded real time systems programming-Sri ram V Iyer, PankajGupta, TMH, 2004.
- 2) Embedded system design- A unified hardware/software introduction- frank vahid, tony D. Givargis, John Willey, 2002.

M.Tech I-Sem(ES) T C

### (D0603121) ADVANCED COMPUTER ARCHITECTURE (Common to DSCE & ES)

### **UNIT I**

**FUNDAMENTALS OF COMPUTER DESIGN:** Technology trends, cost- measuring and reporting performance quantitative principles of computer design.

### UNITII

### INSTRUCTIONSETPRINCIPLESANDEXAMPLES:

Classifyinginstructionset, memoryaddressing, typeandsize of operations in the instructionset in the instruction in the instructi

### UNITIII

**INSTRUCTIONLEVELPARALLELISM(ILP):**Overcomingdatahazards, reducingbranchcosts, highperformanceinstruction delivery, hardwarebasedspeculation, limitation of ILP.

### UNITIV

**ILPSOFTWAREAPPROACH:**CompilerTechniques,Static

BranchProtection, VLIWApproach, H.Wsupportformore ILPat compiletime-H.Wverses S.Wsolutions.

#### UNITV

**MEMORY HIERARCHY DESIGN**: Cache performance, reducing cache misses penalty and miss rate, virtual memory, protection and examples of VM.

### UNITVI

**MULTIPROCESSORSANDTHREADLEVELPARALLELISM:** Symmetrics hared memory architectures, distributed shared memory, Synchronization, multithreading.

#### UNITVII

**STORAGESYSTEMS:**Types,Buses,RAID,errorsandfailures,bench marking a storage device,designing aI/O system.

### **UNITVIII**

**INTERCONNECTIONNETWORKSANDCLUSTERS:** Interconnectionnetworkmedia, practicalissuesininterconnectingnetworks, examples, clusters, designing a cluster.

### **TEXTBOOKS:**

1. John. Hennessy &DavidA.PattersonMorganKufmann, "ComputerArchitectureAquantitativeapproach", 3<sup>rd</sup>edition (AnImprintofElsevier), 2003.

- 1) KaiHwangandA. Briggs, "ComputerArchitectureandparallelProcessing", InternationalEditionMcGraw-Hill. 1985.
- 2) DezsoSima, TerenceFountain, PeterKacsuk, "AdvancedComputerArchitectures", Pearson, 2008.

M.Tech I-Sem(ES) T C 4 4

### (D5501121) ADVANCED DSP & APPLICATIONS

### **UNIT I**

**LTI DISCRETE-TIME SYSTEMS IN THE TRANSFORM DOMAIN**: Types of Linear-Phase transfer functions, Complementary Transfer Functions, Inverse Systems, System identification, Digital Two-Pairs.

#### UNIT II

**DIGITAL FILTER STRUCTURE AND DESIGN:** All pass filters, Tunable IIR Digital filter, IIR & FIR tapped Cascaded Lattice Structures, Parallel All pass realization of IIR Transfer Functions, Digital Sine-Cosine generator.

### **UNIT III**

Computational Complexity of Digital filter Structures, Design of IIR filter using pade' approximation, Least square design methods, Design of computationally efficient FIR filters.

#### **UNIT IV**

**DSP ALGORITHMS:** FFT, Sliding Discrete Fourier transform, DFT Computation Over a narrow Frequency Band, Split Radix FFT, Linear filtering approach to Computation of DFT using Chirp Z-Transform.

### **UNIT V**

**ANALYSIS OF FINITE WORD LENGTH EFFECTS:** The Quantization Process and errors, Quantization of fixed-point Numbers, Analysis of Coefficient quantization effects, A/D conversion Noise Analysis, Analysis of Arithmetic Round of errors.

### **UNIT VI**

**ADAPTIVE FILTERS:** FIR adaptive filters - Widrow-Hoff LMS adaptive algorithms and implementation, Adaptive channel equalization - adaptive echo cancellation - Adaptive noise cancellation - Adaptive recursive (IIR) filters - RLS algorithms and its applications(), Introduction to Kalamaan filter.

### **UNIT VII**

**APPLICATIONS OF DIGITAL SIGNAL PROCESSING-I**: Dual Tone Multi-frequency Signal Detection, Spectral Analysis using DFT, Short term discrete Fourier Transform, Musical Sound Processing, Digital FM stereo generation.

### **UNIT VIII**

**APPLICATIONS OF DIGITAL SIGNAL PROCESSING-II**: Discrete time analytic signal generation, Voice privacy system, Subband coding of speech and audio signals, Transmultiplexers, oversampling A/D Converter, oversampling D/A Converter.

### **TEXT BOOKS:**

- 1) Digital Signal Processing by Sanjit K Mitra, Tata MCgraw Hill Publications, 1<sup>st</sup> edition, 1999.
- 2) Digital Signal Processing Principles, Algorithms, Applications By J G Proakis, D G. Manolokis, PHI, 3<sup>rd</sup> edition, 2003.
- 3) Adaptive filter theory by Simon Haykin, Pearson education, 4<sup>th</sup> edition, 2003.

- 1) Discrete time signal processing by A.V.Oppenhiem, R.W. Schafer, Pearson education Asia, 2<sup>nd</sup> edition, 1996.
- 2) Statistical and adaptive signal processing by Dimitris G Manolakis&VinayK.Ingle, McGraw Hill, 2000
- 3) Digital Signal Processing by A.V.Oppenhiem and R.W. Schafer, PHI, 1<sup>st</sup> edition, 2004.

M.Tech I-Sem(ES) T C 4 4

### (D5502121) MICROCONTROLLERS & INTERFACING

### **UNIT I**

**INTEL 8051:** Architecture of 8051, Memory Organization, Register banks, Bit addressing media, SFR area, addressing modes, Instruction set, Programming examples.

#### UNIT II

8051 Interrupt structure, Timer modules, Serial Features, Port structure, Power saving modes.

### **UNIT III**

**MOTOROLA 68HC11:** Controllers features, Different modes of operation and memory map, Functions of I/O ports in single chip and expanded multiplexed mode, Timer system.

### **UNIT IV**

Input capture, Output compare and pulsed accumulator features of 68HC11, Serial peripherals, Serial Communication interface, Analog to digital conversion features.

### **UNIT V**

**PIC MICROCONTROLLERS:** Program memory, CPU registers, Register file structure, Block diagram of PIC 16C74, I/O ports. Timer 0,1 and 2 features, Interrupt logic, serial peripheral interface, PIC family parts, I<sup>2</sup>C.

### **UNIT VI**

**MICROCONTROLLER INTERFACING:**8051, 68HC11, PIC-16C6X and External Memory Interfacing, On Chip Counters, Timers, Serial I/O, Interrupts and their use. UART,RTC,ADC,PWM, Watch dog, ISP, IAP features.

### **UNIT VII**

**INTERRUPT SYNCHRONIZATION:** Interrupt vectors & priority, external interrupt design. Serial I/O Devices RS232 Specifications, RS422/Apple Talk/ RS 423/RS435 & other communication protocols, CAN controllers.

### **UNIT VIII**

**Applications of Microcontrollers:**Design of Embedded Systems using the micro controller 8051 for applications in the area of Communications, Automotives, industrial control.

#### **TEXT BOOKS:**

- 1) M.A. Mazadi, J.G. Mazidi&RolinD.McKinlay "The 8051 Micro Controller & Embedded Systems using assembly and C", Pearson Education. Asia, 2<sup>nd</sup> edition, 2006.
- 2) John B. Peatman, Designing with PIC Micro Controllers, Low price edition, Pearson Education, 7<sup>th</sup> reprint 2004.
- 3) Jonathan W. Valvano, Embedded Microcomputer systems, Real Time Interfacing, Brookes/Cole, Thomas learning, 2<sup>nd</sup> edition 2007.

- 1) 8-bit Embedded Controllers, INTEL Corporation 1990.
- 2) Motorola 68HC11 data sheets.
- 3) PIC 16C74 data sheets.

M.Tech I-Sem(ES) T C 4 4

### (D5503121) FUNDAMENTALS OF OPERATING SYSTEMS

### **UNIT I**

**INTRODUCTION:** Operating system definition, Objective and functions, types, different parts, Structure of operating system, trends- parallel computing, distributed computing; Open systems, Hardware, software, firmware.

### **UNIT II**

**PROCESS SCHEDULING:** Definition of a process; process states, transitions, process control, suspend and process, interrupt processing, nucleus of an operating system; parallel processing; Mutual exclusion, Critical Section; Solution of mutual exclusion; Semaphores; Deadlock- occurrence, prevention, detection and recovery.

### **UNIT III**

**STORAGE MANAGEMENT:** Storage organization, management strategies, hierarchy; virtual storage, paging, segmentation.

### **UNIT IV**

**FILE SYSTEM MANAGEMENT:** File system (function of a file system)- data hierarchy, blocking and buffering, file organization, queued and basic access methods, backup and recovery.

### **UNIT V**

**I/O MANAGEMENT:** (functions of I/O management subsystem), Distributed computing- OSI view, OSI network management, MAP, TOP, GOSIP, TCP/IP.

#### **UNIT VI**

**OS SECURITY:** Requirements, external security, operational security, surveillance, threat monitoring; Introduction to Cryptography.

### **UNIT VII**

**CASE STUDIES:** UNIX- Shell, Kernel, File System, Process Management, Memory Management, I/O System, Distributed UNIX.

### **UNIT VIII**

**CASE STUDIES**: Example of operating system-MS-DOS, Windows, OS/2, Apple Macintosh & Linux.

### **TEXT BOOKS:**

- 1) Dietal H.M"An Introduction to OS" Pearson Education Pvt.Ltd/PHI New Delhi, 12<sup>th</sup> Indian Reprint 2003.
- 2) SilberschatzA, Galvin. P and Gagne.G, "Operating System Concepts", John Wiley and Sons. Singapore, 2002.

- 1) William Stallings, "Operating Systems", Pearson Education Pvt.Ltd.
- 2) D.M. Dhamdhere, "Operating Systems A Concept Approach", Tata McGraw Hill, 2003.
- 3) Andrew S.Tanenbaum, "Modern OS"PHI Pearson Education Pvt. Ltd New Delhi, 3<sup>rd</sup> Indian Reprint 2004.

M.Tech I-Sem(ES)

T C

### (D0607121) EXPERT SYSTEMS

(ELECTIVE - I)
(COMMON TO DSCE & ES)

### **UNIT I**

**KNOWLEDGE REPRESENTATION AND ISSUES:**Notational systems: Trees, graphs, hierarchies, propositional and predicate logics, frames, semantics networks, constraints, conceptual dependencies, database, knowledge discovery in databases (KDD).

### **UNIT II**

**SEARCH:** State-space representations, Depth-first, breadth-first, heuristic search, Planning and game playing, Genetic algorithms.

### **UNIT III**

**LOGICAL REASONING AND PROBABILISTIC REASONING:** Predicate, Calculus resolution, completeness, and strategies, Unification, Prolog, monotonic and non-monotonic reasoning.

### **UNIT IV**

Probabilistic inference networks, Fuzzy inference rules, Bayesian rules. Dempster-Shafer Calculus.

#### UNIT V

**LEARNING AND COMMON SENSANE REASONING:** Robot actions, strips, triangle tables, case based reasoning, spatial and temporal formalisms.

#### UNIT VI

Knowledge acquisition, classification rules, self directed systems.

### **UNIT VII**

**NEURAL NETWORKS:** Principles, biological analogies, Training (techniques and errors), Recognition.

#### LINTT VITT

**EXPERT SYSTEMS** Expert Systems, Organization, tools, limits, examples.

### **TEXT BOOKS:**

- 1. Charniak .E,And McDermott .D., "Intoduction to Artificial intelligence", Addison-Wesley, 1987
- 2. Giarratano.J., And Riley G., "Expert Systems principles an Programming" PWS-KENT, 1989

- 1. Introduction to expert systems by Peter Jackson, 3<sup>rd</sup> edition, Addison-Wesley, 1999.
- 2. Expert systems: Principles and Programming, by Joseph C.Giarrantano, Gary D.Riley, Gary Riley, 4<sup>th</sup> edition, Cengage learning, 2004.

M.Tech I-Sem(ES)

T C
4 4

### (D0606121) VLSI TECHNOLOGY

(ELECTIVE I)

(Common to DSCE, ES& PE)

### **UNIT I**

**INTRODUCTION TO MOS TECHNOLOGY:** Overview of VLSI Design Methodologies, VLSI Design flow, Styles of VLSI Design, CAD Technology, MOS Transistors and its Trends.

### **UNIT II**

**BASIC ELECTRICAL PROPERTIES OF MOS:**  $I_{ds}$ - $V_{ds}$  Relationships, Threshold voltage  $V_t$ ,  $g_m$ ,  $g_{ds}$  and  $W_o$ , Pass Transistor, MOS  $Z_{pu}/Z_{pd}$ , MOS Transistor circuit model.

### **UNIT III**

CMOS Design: CMOS Logic, CMOS Gate Design, Transmission Gate Logic Design, Bi-CMOS Inverters, Latch-up in CMOS circuits.

### **UNIT IV**

**LAYOUT DESIGN AND TOOLS:** Transistor structures, Wires and Vias, Scalable Design rules, Layout Design tools.

### **UNIT V**

**LOGIC GATES & LAYOUTS:** Static Complementary Gates, Switch Logic, Alternative Gate Circuits, Low Power Gates, Resistive and Inductive Interconnect Delays.

### **UNIT VI**

**COMBINATIONAL LOGIC NETWORKS:** Layouts, Simulation, Network Delay, Interconnect Design, Power Optimization, Switch Logic Networks, Gate and Network Testing.

#### **UNIT VII**

**SEQUENTIAL SYSTEMS:** Memory Cells and Arrays, Clocking Disciplines, Design, Power Optimization, Design Validation and Testing.

### **UNIT VIII**

**FLOOR PLANNING & ARCHITECTURE DESIGN:** Floor Planning Methods, Off-Chip Connections, High level Synthesis, Architecture for Low Power, SOCs and Embedded CPU Architecture Testing.

### **TEXT BOOKS:**

- 1. K. Eshraghian etal.( 3 authors), "Essentials of VLSI Circuits and Systems", PHI of India Ltd., 2005
- 2. Wayne Wolf, "Modern VLSI Design", 3/E, Pearson Education, fifth Indian Reprint, 2005.
- 3. Sung-Mo Kang and Yusuf Leblebici, "CMOS Digital Integrated Circuits Analysis and Design" TATA McGraw Hill,3<sup>rd</sup>Edition, 2003.

- 1. N.H.E Weste, K.Eshraghian, "Principals of CMOS Design", Addison Wesley, 2<sup>nd</sup> Edition.
- 2. Ken Martin, "Digital Integrated Circuits Design" oxford University Press, 2<sup>nd</sup> impression, 2005.

M.Tech I-Sem(ES) T C

### (D5505121) ALGORITHMS FOR VLSI DESIGN AUTOMATION

(ELECTIVE I)

### **UNIT I**

**PRELIMINARIES**: Introduction to Design Methodologies, Design Automation tools, Algorithmic Graph Theory, Computational complexity, Tractable and Intractable problems.

### **UNIT II**

**GENERAL PURPOSE METHODS FOR COMBINATIONAL OPTIMIZATION:** Backtracking, Branch and Bound, Dynamic Programming, Integer Linear Programming, Local Search, Simulated Annealing, Tabu search, Genetic Algorithms.

### **UNIT III**

Layout Compaction, Placement, Floor planning And Routing Problems, Concepts and Algorithms.

### **UNIT IV**

**MODELLING AND SIMULATION**: Gate Level Modeling and Simulation, Switch level Modeling and Simulation.

### **UNIT V**

**LOGIC SYNTHESIS AND VERIFICATION:** Basic issues and Terminology, Binary-Decision diagrams, Two-Level logic Synthesis.

#### **UNIT VI**

**HIGH-LEVEL SYNTHESIS:** Hardware Models, Internal representation of the input Algorithm, Allocation, Assignment and Scheduling, Some Scheduling Algorithms, Some aspects of Assignment problem, Highlevel Transformations.

### **UNIT VII**

**PHYSICAL DESIGN AUTOMATION OF FPGA'S:** FPGA technologies, Physical Design cycle for FPGA's, partitioning and routing for segmented and staggered Models.

### **UNIT VIII**

**PHYSICAL DESIGN AUTOMATION OF MCM'S:** MCM technologies, MCM physical design cycle, Partitioning, Placement - Chip Array based and Full Custom Approaches, Routing, Maze routing, Multiple stage routing, Topologic routing, Integrated Pin – Distribution and routing, Routing and Programmable MCM's.

### **TEXTBOOKS:**

- 1) S.H.Gerez, "Algorithms for VLSI Design Automation", Wiley Student Edition, John Wiley& Sons (Asia) Pvt. Ltd., 1999.
- 2) NaveedSherwani, "Algorithms for VLSI Physical Design Automation", 3rd edition, Springer International Edition, 2005.

- 1) Hill & Peterson, "Computer Aided Logical Design with Emphasis on VLSI", Wiley, 1993.
- 2) Wayne Wolf, "Modern VLSI Design: Systems on silicon", Pearson Education Asia, 2nd Edition,1998.

M.Tech I-Sem(ES) P C 3 2

### (D5591121) MICROCONTROLLERS & INTERFACING LAB

### 8051 Microcontroller Assembly language Programs using 8051 kit.

- 1. Arithmetic operation –8-bit Addition and Subtraction, Multiplication and Division Signed and unsigned Arithmetic operation.
- 2. Bubble Sorting.
- 3. Timer in different modes and applications S/W generation using delay.
- 4. Write a program to generate a train of pulses with different duty cycles.
- 5. Reading and writing a parallel port.
- 6. To count external pulses.

### Interfacing programs.

- 1) Elevator Interface.
- 2) Key Board Interface.
- 3) Stepper motor interface
- 4) Traffic light controller
- 5) ADC
- 6) DAC
- 7) 7-Segment Display.
- 8) Serial communication interface.

M.Tech I-Sem(ES) P C 3 2

### (D0691121) FPGA/CPLD LAB (Common to DSCE & ES)

### Minimum of 10 experiments to be conducted

- 1. Simulation and Verification of Logic Gates.
- 2. Simulation and Verification of 74x138.
- 3. Simulation and Verification of 74x151.
- 4. Simulation and Verification of 74x157.
- 5. Simulation and Verification of 74x280.
- 6. Simulation and Verification of 74x148.
- 7. Simulation and Verification of 74x74.
- 8. Simulation and Verification of 74x163.
- 9. Simulation and Verification of 74x194.
- 10. Design, Simulation of Counters- Ring Counter, Johnson Counter, Mod counters.
- 11. FiniteState Machine- Mealy and Moore Machines.
- 12. Design, Simulation and verification of Dual Priority encoder.
- 13. Design, Simulation and verification of Floating point encoder.

Implementation of all the Design using FPGA and CPLD Devices.

M.Tech II-Sem(ES) T C 4 4

### (D5504122) EMBEDDED SYSTEMS DESIGN (Common to ES & PE)

### **UNIT I**

Embedded Design Life Cycle: Introduction, Product Specification, Hardware/software partitioning, Iteration and Implementation, Detailed hardware and software design, Hardware/Software integration, Product Testing and Release, Maintaining and upgrading existing products.

### **UNIT II**

Selection Process: Packaging the Silicon, Adequate Performance, RTOS Availability, Tool chain Availability, Other issues in the Selection process, partitioning decision: Hardware/Software Duality, Hardware Trends, ASICs and Revision Costs.

### **UNIT III**

Development Environment: The Execution Environment, Memory Organization, System Startup. Special Software Techniques: Manipulating the Hardware, Watchdog Timer, Flash Memory, Design Methodology. Basic Tool Set: Host – Based Debugging, Remote Debuggers and Debug Kernels, ROM Emulator, Logic Analyzer.

### **UNIT IV**

BDM: Background Debug Mode, Joint Test Action Group (JTAG) and Nexus. ICE – Integrated Solution: Bullet Proof Run Control, Real time trac, Hardware Break points, Overlaymemory, Timing Constrains, Usage Issue, Setting the Trigger.

### **UNIT V**

**Testing**: The role of testing in embedded systems, Choosing Test cases, Testing Embedded Software, Performance Testing Maintenance and Testing.

### **UNIT VI**

Writing Software for Embedded Systems: The compilation Process, Native Versus Cross-Compilers, Runtime Libraries, Writing a Library, Using alternative Libraries, using a standard Library.

### **UNIT VII**

Debugging techniques: Debugging techniques, The role of the development system.

#### **UNIT VIII**

Buffering and Other Data Structures: Concept of Buffer, Linear Buffers, Directional Buffers, Double Buffering, Buffer Exchange, Linked Lists, FIFOs, Circular Buffers, Buffer Under run and Overrun, Allocating Buffer Memory.

#### **TEXTBOOKS**

- 1. Embedded System Design Introduction to Processes, Tools, Techniques, Arnold S Burger, CMP Books , 2002.
- 2. Embedded Systems Design by Steve Heath, Newnes, 2<sup>nd</sup> edition 2003, EDN series for design engineers.

### **REFERENCES:**

1. An embedded software primer by David E.Simon, Pearson education, 2008, Low price edition.

M.Tech II-Sem(ES)

T C
4 4

### (D5506122) REAL TIME OPERATING SYSTEMS

### **UNIT-I**

**Real Time operating systems:** Architecture of kernel, Tasks and Task scheduler, interrupt services routines, semaphores, mutex, mailboxes, message queues, event register, pipes, signals, timers, memory management, priority inversion problem.

### **UNIT-II**

**REAL TIME APPLICATIONS:** Digital control, High level controls, signal processing, other real time applications.

### **UNIT-III**

**HARD VERSUS SOFT REAL TIME SYSTEMS:** Jobs and processors, release times, deadlines, and timing constraints. Hard and soft timing constraints. Hard real time systems, soft real time systems.

### **UNIT-IV**

**REAL TIME SCHEDULING APPROACHES:** Clock Driven, Weighted round robin, priority driven, dynamic vs static systems, effective release times andead lines.

### **UNIT-V**

**REAL TIME OPERATING SYSTEM:** QNX Neutrino, VX works, Microc/os-II, RT Linux ,overview of unix/Linux.

### **UNIT-VI**

**SHELL AND SYSEM PROGRAMMING:** Shell programming-shell variables, shell programming constructs, processes, signals, multithreading, semaphores, mutex, shared memory, messagequeue.

### **UNIT-VII**

**PROGRAMMING IN RT LINUX:** Overview of RT Linux, core RT Linux API, semaphore management, mutex management.

### **UNIT-VIII**

**FAULT TOLERANCE TECHNIQUES:** Introduction, fault causes, Types, detection, Fault and error containment, Hardware, software and timing redundancy

### **TEXTBOOKS**

- 1) Embedded Real Time Systems-BlackbookDr.K.V.K.K.Prasad, 2005 edition, Dreamtech press.
- 2) Jane W.S.Liu,"Real Time Systems", Pearson education, 2007.
- 3) C.M.Krishna, KANGG.Shin, "Real Time Systems", McGraw Hill, 1997.

- 1) www.kernel.org.
- 2) Vxworks Programming Guide.

M.Tech II-Sem(ES)

T C
4 4

### (D5507122) HARDWARE SOFTWARE CO- DESIGN

### **UNIT I**

**CO- DESIGN ISSUES:** Co- Design Models, Architectures, Languages, A Generic Co-design Methodology.

### **UNIT II**

**HARDWARE/SOFTWARE CO- SYNTHESIS ALGORITHMS:** Introduction, preliminaries, Architectural model hardware – software partitioning, distributed system co-synthesis.

### **UNIT III**

**PROTOTYPING AND EMULATION:** Prototyping and emulation techniques, prototyping and emulation environments, future developments in emulation and prototyping, system communication infrastructure

### **UNIT IV**

**TARGET ARCHITECTURES:** Architecture Specialization techniques, Target Architecture and Application System classes, Architecture for control dominated systems (8051-Architectures for High performance control), Architecture for Data dominated systems (ADSP21060, TMS320C60), and Mixed Systems.

### **UNIT V**

### COMPILATION TECHNIQUES AND TOOLS FOR EMBEDDED PROCESSOR

**ARCHITECTURES:** Modern embedded architectures, embedded software development needs, compilation technologies practical consideration in a compiler development environment.

### **UNIT VI**

**DESIGN SPECIFICATION AND VERIFICATION:** Design, co-design, the co-design computational model, concurrency coordinating concurrent computations, interfacing components, design verification, implementation verification, verification tools, and interface verification

### **UNIT VII**

**LANGUAGES FOR SYSTEM – LEVEL SPECIFICATION AND DESIGN-I:** System – level specification, design representation for system level synthesis, system level specification languages,

### **UNIT VIII**

**LANGUAGES FOR SYSTEM – LEVEL SPECIFICATION AND DESIGN-II:** Heterogeneous specifications and multi language co-simulation the cosyma system and lycos system.

### **TEXT BOOKS:**

- 1. Jorgen Staunstrup, Wayne Wolf, "Hardware / software co- design Principles and Practice", Springer, 2009.
- 2. Kluwer, "Hardware / software co- design Principles and Practice", academic publishers, 2002.

M.Tech II-Sem(ES) T C

### (D0613122) EMBEDDED 'C'

### **UNIT I: Programming embedded systems in C**

Introduction to embedded system. Processor used, programming language used, operating system used developing embedded software.

### UNIT II: Introducing the 8051 microcontroller family.

Introduction, The external interface of the Standard 8051, Reset requirements, Clock frequency and performance Memory issues, I/O pins, Timers, Interrupts, Serial interface, Power consumption.

### **UNIT III: Embedded world.**

Introduction, Installing the Keil software and loading the project, Configuring the simulator, Building the target, Running the simulation, Dissecting the program, Building the hardware.

### **UNIT IV: Reading switches.**

Introduction, Basic techniques for reading from port pins, Example: Reading and writing bytes, Example: Reading and writing bits (simple version), The need for pull-up resistors, Dealing with switch bounce, Example: Reading switch inputs (basic code).

### **UNIT V: Adding structure to your code**

Introduction, Object-oriented programming with C, The Project Header (MAIN.H), The Port Header (PORT.H),

Example: Restructuring the 'Hello Embedded World' example.

### **UNIT VI: Meeting real-time constraints**

Introduction, Creating 'hardware delays' using Timer 0 and Timer, Example: Generating a precise 50 ms delay,

Example: Creating a portable hardware delay, The need for 'timeout' mechanisms, Creating loop timeouts.

### **UNITVII:**Creating an embedded operating system

Introduction, The basis of a simple embedded OS, Introducing sEOS, Using Timer 0 or Timer 1.

### UNIT VIII: Multi-state systems and function sequences.

Introduction, Implementing a Multi-State (Timed) system, traffic light sequencing, Animatronics dinosaur, Implementing a Multi-State (Input/Timed) system, Controller for a washing machine

### **TEXT BOOKS:**

- 1. Embedded C By Micheal J. Pont Pearson Education, 2002.
- 2. Embedded C Coding standard-Michael Barr from Neutrino.

- 1. Real Time Concepts for Embedded systems-Qing Li, Caroline Yao, CMP Books 2003.
- 2. Embedded/Real Time Syatems-KVKK Prasad, Dreamtech press, 2005.

M.Tech II-Sem(ES)

T C
4 4

### (D5508112) CMOS DIGITAL IC DESIGN

#### **UNIT I**

MOS Transistor: MOS Structure, MOS System under external bias, Structure and operation of MOSFET, Threshold voltage, MOSFET operation: A qualitative view.

#### **UNIT II**

MOSFET Current-voltage characteristics: Gradual channel approximation, Channel length modulation, Substrate bias effect, Constant field scaling, constant voltage scaling, short channel effects, Narrow channel effects.

### **UNIT III**

MOSFET Models and Capacitance: Oxide-related capacitance, Junction capacitance. Level1, Level2, Level 3 modeling equations.

### **UNIT IV**

CMOS Inverter: Circuit operation, calculation of  $V_{IL}$ ,  $V_{IH}$ ,  $V_{th}$ . Design of CMOS inverters, Supply scaling in CMOS inverter, Power and area considerations.

#### **UNIT V**

CMOS Inverter switching characteristics: Delay-time definition, calculation of delay times, Inverter design with delay constraints.

### **UNIT VI**

Estimation of Interconnects parasitic: Interconnect capacitance estimation, Interconnect resistance estimation. Calculation of Interconnect delay: RC delay Models, The Elmore delay, switching power dissipation of CMOS inverter, Power delay product.

### **UNIT VII**

Sequential MOS logic circuits: Behavior of Bi-stable elements, SR Latch circuit, Clocked SR latch, Clocked JK Latch, Master-Slave flip-flop, CMOS D-Latch and Edge-Triggered Flip-Flop.

### **UNIT VIII**

Low Power CMOS logic circuits: Switching power dissipation, Short-circuit power dissipation, Leakage power dissipation, Influence of voltage scaling on Power and delay, Variable-Threshold CMOS (VTCMOS) circuits, Multiple-Threshold CMOS(MTCMOS) circuits, Pipeline approach, Parallel processing approach(Hardware replication).

### **TEXT BOOKS:**

- 1. Sung-Mo Kang & Yusuf Leblebici, "CMOS Digital Integrated Circuits Analysis &Design", MGH, Second Ed., 1999.
- 2. Jan M Rabaey, "Digital Integrated Circuits A Design Perspective", Prentice Hall, 1997.

- Eugene D Fabricus, "Introduction to VLSI Design," McGraw Hill International Edition. 1990.
- 2. R. J. Baker, H. W. Li, and D. E. Boyce, "CMOS circuit design, layout, and simulation". New York: IEEE Press, 1998.
- 3. Ken Martin, "Digital Integrated Circuit Design", Oxford University Press, 2000.

M.Tech II-Sem(ES)

T C
4 4

### (D0615122) FPGA ARCHITECTURE & APPLICATIONS

(ELECTIVE - II)

### **UNIT I**

**PROGRAMMABLE LOGIC:** ROM, PLA, PAL, PLD, FPGA – Features, Complex Programmable Logic Devices: ALTERA CPLDs and ALTERA FLEX 10k Series CPLD, Speed Performance.

### **UNIT II**

**FPGA:** Xilinx logic Cell array, CLB,I/O Block Programmable interconnect, Technology Mapping for FPGA: Library based, LUT based, Multiplexer based Technology Mapping.

#### UNIT III

**CASE STUDIES:** programming Technologies, Xilinx XC3000, XC4000, Actel FPGAs, Alteras FPGAs, Plus Logic FPGA, AMD FPGA, Quick Logic FPGA, Algotronix FPGA, Cross point solutions FPGA, FPGA Design Flow.

### **UNIT IV**

**FINITESTATE MACHINES (FSM):** FiniteStateMachine—State Transition Table, State Assignments for FPGAs. Problem of the Initial State Assignment for One Hot Encoding.

### **UNIT V**

**REALIZATION OF STATE MACHINE:** Derivation of SM Charts. Realization of State Machine Chart, Alternative Realization of State Machine Chart using Microprogramming.Linked State Machines. One—Hot State Machine, Petri nets for State Machines — Basic Concepts, Properties. Extended Petri nets for Parallel Controllers.

### **UNIT VI**

**FSM ARCHITECTURES:** Architectures Centered Around Non-Registered PLDs. State Machine Designs Centered Around A Shift Register.

### **UNIT VII**

**SYSTEMS LEVEL DESIGN** One—Hot Design Method. Use of ASMs in One—Hot Design.Application of One—Hot Method. System Level Design: Controller, Data Path and Functional Partition.

### **UNIT VIII**

**DIGITAL FRONT END DIGITAL DESIGN FOR FPGAS & ASIC:** Using Xilinx ISE EDA Tool Guidelines, Case Studies of Parallel Adder Cell, Parallel Adder, Sequential Circuits: Decade Counters, Parallel Multipliers, Parallel Controllers.

### **TEXT BOOKS:**

- 1. P.K.Chan& S. Mourad, Digital Design Using Field Programmable Gate Array, Prentice Hall (Pte), 1994.
- 2. J. Old Field, R.Dorf, Field Programmable Gate Arrays, John Wiley & Sons, Newyork, 1995.

- 1. Fundamentals of logic Design, 5/e, Charles H Roth.Jr.
- 2. S. Brown, R. Francis, J. Rose, Z. Vransic, Field Programmable Gate Array, Kluwer Pubin, 1992.
- 3. Engineering Digital Design, 2/e, Richard F Tinder Unit VI & VII.

M.Tech II-Sem(ES)

T C
4 4

### (D5509102) LOW POWER VLSI DESIGN

(ELECTIVE - II)

### **UNIT I**

LOW POWER DESIGN, AN OVER VIEW: Introduction to low-voltage low power design, limitations, Silicon-on-Insulator.

### **UNIT II**

MOS/BiCMOS PROCESSES: Bi-CMOS processes, Integration considerations.

### **UNIT III**

Bi-CMOS Isolation considerations.

### **UNIT IV**

LOW-VOLTAGE/LOW POWER CMOS/ BICMOS PROCESSES: Deep submicron processes, SOI CMOS.

#### UNIT V

DEVICE BEHAVIOR AND MODELING: Advanced MOSFET models, limitations of MOSFET models,

### **UNIT VI**

Sub-half micron MOS devices: Analytical and Experimental characterization of sub-half micron MOS devices, MOSFET in a Hybrid mode environment.

### **UNIT VII**

CMOS AND Bi-CMOS LOGIC GATES: Conventional CMOS and Bi-CMOS logic gates, Performance Evaluation.

### **UNIT VIII**

LOW POWER LATCHES AND FLIP FLOPS: Evolution of Latches and Flip flops-quality measures for latches and Flip flops, Design perspective.

### **TEXT BOOKS:**

- CMOS/BiCMOS ULSI low voltage, low power by Yeo Rofail/ Gohl (3 Authors)-Pearson Education Asia 1<sup>st</sup> Indian reprint, 2002.
- 2. Gary K. Yeap, "Practical Low Power Digital VLSI Design", KAP, 2002.

- 1. Digital Integrated circuits, J.Rabaey PH. N.J 1996
- 2. CMOS Digital ICs Sung-mo Kang and yusufleblebici 3rd edition TMH 2003.
- 3. IEEE Trans Electron Devices, IEEEJ.SolidState Circuits, and other National and International Conferences and Symposia.

M.Tech II-Sem(ES)

T C
4 4

### (D0608121) NETWORK SECURITY & CRYPTOGRAPHY

(ELECTIVE - II)

### **UNIT I**

**INTRODUCTION:** Attacks, Services and Mechanisms, Security attacks, Security services, A Model for Internet work security. CLASSICAL TECHNIQUES: Conventional Encryption model, Steganography, Classical Encryption Techniques.

### **UNIT II**

**MODERN TECHNIQUES**: Simplified DES, Block Cipher Principles, Data Encryption standard, Strength of DES, Differential and Linear Cryptanalysis, Block Cipher Design Principles and Modes of operations.

ALGORITHMS: Triple DES, International Data Encryption algorithm, Blowfish, RC5, CAST-128, RC2, Characteristics of Advanced Symmetric block cifers.

### **UNIT III**

**CONVENTIONAL ENCRYPTION**: Placement of Encryption function, Traffic confidentiality, Key distribution, Random Number Generation.

PUBLIC KEY CRYPTOGRAPHY: Principles, RSA Algorithm, Key Management, Diffie-Hellman Key exchange, Elliptic Curve Cryptography.

### **UNIT IV**

**NUMBER THEORY**: Prime and Relatively prime numbers, Modular arithmetic, Fermat's and Euler's theorems, Testing for primality, Euclid's Algorithm, the Chinese remainder theorem, Discrete logarithms.

**MESSAGE AUTHENTICATION AND HASH FUNCTIONS**: Authentication requirements and functions, Message Authentication, Hash functions, Security of Hash functions and MACs.

### **UNIT V**

**HASH AND MAC ALGORITHMS**: MD File, Message digest Algorithm, Secure Hash Algorithm, RIPEMD-160, HMAC. DIGITAL SIGNATURES AND AUTHENTICATION PROTOCOLS: Digital signatures, Authentication Protocols, Digital signature standards.

### **UNIT VI**

**AUTHENTICATION APPLICATIONS**: Kerberos, X.509 directory Authentication service. ELECTRONIC MAIL SECURITY: Pretty Good Privacy, S/MIME.

### **UNIT VII**

**IP SECURITY**: Overview, Architecture, Authentication, Encapsulating Security Payload, Combining security Associations, Key Management.

WEB SECURITY: Web Security requirements, secure sockets layer and Transport layer security, Secure Electronic Transaction.

### **UNIT VIII**

**INTRUDERS, VIRUSES AND WORMS**: Intruders, Viruses and Related threats. FIRE WALLS: Fire wall Design Principles, Trusted systems.

### **TEXT BOOKS:**

- 1. Cryptography and Network Security: Principles and Practice William Stallings, Pearson Education., 2000.
- 2. Network Security by Bernard Menezes, Cenage learning, 2010.

### **REFERENCE:**

1. Introduction to cryptography & Network Security by D.A. Forouzen, Tata McGraw Hill, 2008.

M.Tech II-Sem(ES)

P
C
3
2

### (D0694122) EMBEDDED SYSTEMS PROGRAMMING LAB

### Embedded C programming and testing using 8051 advanced development board and KEIL tools.

- 1. (i) Program to perform arithematic operations.
  - (ii) Program to perform sorting of numbers.
- 2. Program to shift LED's Left and right.
- 3. Program for DIP switch interface.
- 4. Program to display message in LCD 8 bit mode.
- 5. Program to display picture in GLCD 128X64.
- 6. Program to send data serially through serial port.
- 7. Program to display I2C RTC(DS1307) to Hyper terminal window.
- 8. Program to display digital temperature sensor output.
- 9. Program for 4X4 matrix keyboard with LCD.
- 10. (i)Program to interface stepper motor.
- 11. (ii)Program to interface relay.

### Embedded C programming and testing using LPC2148 development kit(Real time environment)

- 1. Program to interface LED and implement Multi-tasking.
- 2. Program to display RTC-ADC on LCD.
- Program to display message on GLCD.

M.Tech II-Sem(ES) P C 3 2

### (D5593122) CMOS DIGITAL IC DESIGN LAB

### Minimum of 10 experiments to be conducted

Design and Analysis of CMOS based functions using Layouts.

- 1. INVERTER
- 2. AND
- 3. NAND
- 4. OR
- 5. NOR
- 6. XOR
- 7. XNOR
- 8. HALF ADDER
- 9. SR-LATCH
- 10. 1-BIT COMPARATOR
- 11. D-LATCH
- 12. BUFFER